

Figure 6: Screenshot Controls

A well-annotated screenshot that shows analog and digital representations of the clock. A good figure will label all signals on the scope, shows 5 periods of the wave, and takes up most of the screen. Annotate the following physical characteristics of the clock waveform:

- High Level Voltage
- Low Level Voltage
- Frequency
- Duty Cycle (percentage of time HIGH relative to one period).

## 3.4 Mystery Flip Flop Circuit 1

You will now examine the first of two mystery D-flip-flop-based circuits. In the subsequent pages there is space for you to take notes as you explore the behavior of the circuit. Your deliverable for this part of the Lab will be a short (read, concise is better than long!) write up of what the circuit does, with evidence to support your arguments. When debugging a circuit, it is quite helpful to keep running notes as you try different experiments and observe different outcomes.



Figure 7: Mystery Circuit #1

The schematic for the circuit is shown in figure 7. It has three inputs: A, B, and CLK, and two outputs: C\_output and D\_output. Your goal is to identify what this circuit does and to think about why it might be useful. Observe that C\_output has four bits, indexed from 3 (the most significant bit) down to 0 (the least significant bit) and should be interpreted collectively. On this diagram, multi-bit signals (busses) are drawn with heavy lines, and single bits with thin lines.

Without playing with the hardware implementation of this circuit—just looking at this circuit diagram—what do you think that this circuit does? (It's ok if you aren't totally sure, or if you get elements of this wrong—just get your initial thoughts on paper. It's also ok to annotate the schematic or draw timing diagrams!).

Deliverable 2: Circuit 1 Function (2 points)

In the space below, briefly describe what you think this circuit does.

Not titally since what this crewit does but it is store that true are 3 input bits but essentially 8 output bits. Since B is laborated CE mybe it change he Coupe And marks A is he as allow Ch DOOD, whenhe C versions by 1 of each close 150?

Now consider the hardware implementation. Frequently, we will use tables to keep our signal and socket names organized. As it turns out, there is a LOT of bookkeeping in digital electronics, and it all needs to be just right for our circuits to work! A and B are slide switch inputs. C\_output and D\_output are connected to Pmod socket JB (the upper right socket) so you can measure the outputs with the digital oscilloscope. The mapping used is shown in Table 1.

| RTL Port    | Basys3 IO  |
|-------------|------------|
| A           | SW1        |
| В           | SW0        |
| CLK         | (Internal) |
| C_output(0) | JB1        |
| C_output(1) | JB2        |
| C_output(2) | JB3        |
| C_output(3) | JB4        |
| D_output    | JB7        |

Table 1: IO Used for Circuit 1

Connect the digital oscilloscope to C\_output and D\_output (you will need two 6-pin headers). If you have questions about how to make these connections, please ask a member of the Lab staff! We are happy to help!

Turn analog CH1 off, but leave the digital probe connected to the clock as before. Set all the slide switches on your board LOW (down). Adjust your scope to show 20 clock periods.

What does setting B (the right most switch) HIGH do? What is B connected to in the RTL schematic?

Deliverable 3: Screen capture (5 points)

With the B input asserted, capture a scope trace showing 20 periods of the clock. Submit your annotated screenshot as part of your submission. In the space below, what B does.

B cribes the ourtry or does the when it is high.

What does setting A HIGH do? What is A connected to in the RTL schematic?

Deliverable 4: Function of A (2 points)

Experiment with the A input, while monitoring the scope trace. Describe below what A does.

A sets I all of the outputs law

Deliverable 5: Input Priority (2 points)

Determine whether A or B has priority — that is, do you observe that A overrides B, or that B overrides A? Note your conclusions below

A overrider B becase on who B is high all of the outputs go law. And when f is high on I set B with noting happens.

Deliverable 6: Behavior Truth Table (2 points)

Fill out this behavioral truth table. This is like a logical truth table, except it captures behavior. The first element is filled in for you.

| A | В | Circuit Behavior                    |     |
|---|---|-------------------------------------|-----|
| 0 | 0 | Circuit holds its current state     |     |
| 0 | 1 | Grant cares up on doce rue Carry de | (1: |
| 1 | 0 | All oxfels 30 low                   |     |
| 1 | 1 | All outputs go low                  |     |

Table 2: Circuit 1 Behavior

An RTL ROM (*Read Only Memory*) is a block that contains combinational logic. What logic function is implemented inside that box (connected to D\_output)?

Deliverable 7: ROM Table (5 points)

Fill out the truth table, then summarize your results in the space provided. Be sure to indicate what function D performs.

| C3 | C2 | C1 | C0 | D |
|----|----|----|----|---|
| 0  | 0  | 0  | O  | O |
| 0  | ٥  | 0  | 0/ | 0 |
| 0  | 0  |    | 0  | 0 |
| 0  | 0  | ١  |    | 0 |
| 0  |    | 0  | 0  | 0 |
| 0  | 1  | 0  |    | 0 |
| D  | l  |    | 0  | 0 |
| 0  | )  | 1  |    | 0 |
|    | 0  | 0  | 0  | 0 |
| 1  | 0  | 0  | 1  | Ô |
| 1  | 0  | 1  | D  | D |
| 1  | 0  | I  |    | 0 |
| 1  | 1  | 0  | D  | 0 |
| İ  | 1  | 0  | 1  | 0 |
|    | ١  | 1  | 0  | 0 |
| 1  | 1  |    | (  | 1 |

Table 3: ROM Truthtable

D= EXEC. C. C. C. WHOLE IS ON ON spectrum on all Aur
C subpls. The D is With it all 4 bits of C or
Two, on low one wise

Now that you have had an opportunity to explore the behavior of this circuit, describe what this circuit does at a high level (frame your discussion of in terms of CLK, A, B, C\_output, and D\_output). Back up your arguments with evidence by referencing the circuit schematic and oscilloscope screenshots.

Deliverable 8: Circuit Description (5 points)

Describe the function of this circuit. Submit any necessary (annotated) screenshots to go with your description. (You may refer to the screenshot submitted for Deleverable 3)

If a high lad, the circuit of nevernous from DOOD to 1111, ordered, the count every the clock the It 114, the count outlier our states our at 0000. The brains only occurs when I is high one of is low, & F A is high, the locate is reset at the other he zero, and i't Bis how, the country holds its arrest cant

Deliverable 9: Circuit Utility (2 points)

Describe one potential use for this circuit.

The count can be 18ed as a times country from O to
15 miles correspond with 30 close cycles. It can be along
how long that bones would take by 30×20 to when I've to the
clock period. Re about hold be D what husgar are egal.

## 3.5 Mystery Flip Flop Circuit 2

You will now examine the second of two mystery D-flip-flop-based circuits (see Figure 8). Your deliverable for this part of the Lab will be a short write up of what the circuit does, with evidence to support your arguments.

The circuit has two inputs, X and CLK, one primary output, Z\_output. The intermediate flip-flops have their outputs mapped externally as well and will be referred to as Y1\_output and Y0\_output in this handout. Additionally, the X input has been copied (passed directly to) to X\_output, so you can visualize the button push on the scope.

Without playing with the hardware implementation of this circuit—just looking at this circuit diagram—what do you think that this circuit does?

Deliverable 10: Circuit 2 Function (2 points)

In the space below, briefly describe what you think this circuit does.



Figure 8: Mystery Circuit 2

Then he bother it pressed our colleged, I will go hish. Hovever it tother stays low or high, I will nothing stays low or high, I will marken state. admitty was bother goes from prossed, to relevel.

## Deliverable 11: Truth Table (2 points)

Fill in the truth table (4) for the logic gate labelled ZO\_i in Figure 8. Note, the two inputs I1 and I0 are connected to YO\_output and Y1\_output respectively, so you can observe them directly on your oscilloscope.

| 10 | I1 | 0 |
|----|----|---|
| 0  | 0  | 0 |
| 0  | 1  | 1 |
| 1  | 0  | 0 |
| 1  | 1  | 0 |

Table 4: Truth Table for Z0\_i

Now consider the hardware implementation.

X is a pushbutton input. X\_output, Y1\_output, Y0\_output, and Z\_output are connected to the Pmod socket JC (the bottom right socket) so you can measure the outputs with the digital oscilloscope. The mapping used is shown in Table 5.

Connect the digital oscilloscope to X\_output, Y1\_output, Y0\_output, and Z\_output. Leave the analog oscilloscope on the clock.

When X is pressed, it applies a HIGH input to the system. When X is not pressed, it sends a LOW to the system.

| RTL Port       | Basys3 IO                |  |
|----------------|--------------------------|--|
| Х              | BTNC (Center pushbutton) |  |
| CLK            | (Internal)               |  |
| $X_{-}$ output | JC1                      |  |
| Y1_output      | JC2**                    |  |
| $YO_{-}output$ | JC3                      |  |
| $Z_{-}output$  | JC4                      |  |

Table 5: IO Used for Circuit 2

Press and hold X for a few seconds, then release it. Observe the waveform that results, relative to the clock. When you press X, when does Y1\_output change? When does Y0\_output change? Try doing this for a few different length button presses.

Deliverable 12: Circuit 2 Screen Shot (2 points)

Arrange your scope trigger to clearly capture the behavior of this circuit. Submit an annotated screen capture showing which signals affect each edge of the output.

Deliverable 13: Circuit 2 Behavior (2 points)

In the space below, explain clearly and concisely how this circuit works.

when the bother is present (goes from la to high), the 2 output stans low for one clock cycle and then goes high for one clock cycle are then goes high for one clock cycle, and stands la also.

Deliverable 14: Circuit 2 Utility (2 points)

In the space below, describe a situation in which this circuit might be useful.

The cirat now so well when you work on input to be sincer who the clock edge, who a delay name that insurtains